LOL signal of 8T49N241 frequency translator in synthesis mode & DBITM setting

Dear all,

I have a question regarding the LOL signal of the the 8T49N241 frequency translator which can be output via GPIO3. When using the device in synthesis/free-run mode without using the digital PLL, does this signal reflect the lock status of the analog PLL? The datasheet clearly states that the signal reflects the signal of the digital PLL but what confuses me is that for the Xilinx ZCU104 board, the signal is directly routed to the FPGA fabric and used as the "tx_refclk_rdy" signal for the video phy controller. When only using the TX capability, the 8T49N241 device is configured in free-run mode and, according to the datasheet, should therefore not generate a LOL signal.

My second question is about the DBITM setting in register 0x0069. According to the datasheet, this bit should have a default value of 0. In my case, it is 1 after reset. What does this setting (as well as VCOMAN and DBIT) do?

Best regards,

Jelle

Parents Reply
  • From our Engineering team:

    The customer is correct regarding GPIO3SEL, I made a typo. The XTAL frequency of 40MHz explains the VCO issue as well. The XTAL frequency is a meta field in GUI and as a result was picked up from the register writes provided.

    It sounds like the customer has a decent understanding of the device and their configuration.

    If the customer would like, I can review their configuration if they provide the .tcs file. Otherwise, I don’t believe that there is any open action items on this ticket?

Children
No Data